

## **OCR Computer Science A Level**

# 1.4.3 Boolean Algebra

**Intermediate Notes** 









## **Specification:**

## 1.4.3 a)

• Define problems using Boolean logic

#### 1.4.3 b)

- Manipulate Boolean expressions
  - Karnaugh maps to simplify Boolean expressions

## 1.4.3 c)

- Use the following rules to derive or simplify statements in Boolean algebra:
  - De Morgan's Laws
  - Distribution
  - Association
  - Commutation
  - Double negation

## 1.4.3 d)

• Using logic gate diagrams and truth tables

## 1.4.3 e)

• The logic associated with D type flip flops, half and full adders





## **Logic Gate Diagrams and Truth Tables**

Problems can be defined using Boolean logic in Boolean equations. A Boolean equation can equate to either True or False, but not both. There are four operations we need to cover: conjunction, disjunction, negation and exclusive disjunction.

| Operation  | Conjunction                                                                                       | Disjunction | Negation            | Exclusive<br>Disjunction |
|------------|---------------------------------------------------------------------------------------------------|-------------|---------------------|--------------------------|
| Logic gate | $\displaystyle \textstyle \;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;\;$ |             | $\bigvee_{i=1}^{n}$ |                          |
|            | AND                                                                                               | OR          | NOT                 | XOR                      |
| Symbol     | ٨                                                                                                 | V           | ٦                   | <u>∨</u>                 |

#### Truth tables

A truth table is a table showing every possible occurrence of inputs to a logic gate and the corresponding output. Inputs are usually labeled A, B, C etc.

For example, below is the truth table for an AND gate (conjunction) which is True (1) only when both inputs are True, otherwise the output is False (0).

## **Conjunction (AND)**

A conjunction is applied to two inputs to produce a single output. The truth table for an AND gate is shown to the right. The output is only True when both inputs are True. In terms of Boolean logic, the truth table represents the expression  $A \wedge B = Y$ .

## AND

| Α | В | Υ |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

#### Disjunction (OR)

Like conjunction, disjunction operates on two inputs and produces a single output. The truth table for an OR gate is shown to the right. As long as one input is True then the output is True. The truth table shown above is equivalent to the boolean expression  $A \vee B = Y$ .

#### 0R

| Α | В | Υ |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |



#### **Negation (NOT)**

In contrast to conjunction and disjunction, negation is only applied to one input, and simply reverses the truth value of the input. For example, NOT 1 is 0. The truth table is the same as the expression  $\neg A = Y$ .

#### NOT

| Α | Υ |
|---|---|
| 0 | 1 |
| 1 | 0 |

### **Exclusive Disjunction (XOR)**

Also known as exclusive OR, hence XOR, exclusive disjunction only outputs True when exactly one input is True. Otherwise the output is False.

The truth table is the same as the expression  $A \vee B = Y$ .

#### XOR

| Α | В | Υ |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

## **Combining Boolean Operations**

Boolean equations are made by combining Boolean operators. This is done in the same way that standard mathematical operators are combined. For example, the Boolean equation  $A \vee \neg (A \wedge B)$  can be used to describe a certain combination of the variables A and B. A truth table can be made for this equation by building up the parts one by one as follows:

$$A \quad B \quad A \wedge B \quad \neg (A \wedge B) \qquad A \vee \neg (A \wedge B)$$

| 0 | 0 | 0 | 1 | 1 |
|---|---|---|---|---|
| 0 | 1 | 0 | 1 | 1 |
| 1 | 0 | 0 | 1 | 1 |
| 1 | 1 | 1 | 0 | 1 |



## **Manipulating Boolean Expressions**

Sometimes a really long Boolean expression is the same as another, shorter expression. It tends to be desirable to use the shorter versions, and there are a variety of methods which can be used to simplify them.

#### **Karnaugh Maps**

A Karnaugh map can be used to simplify Boolean expressions. The tables are filled in corresponding to the expression's truth table, like so.

| Α | В | Υ |
|---|---|---|
| 0 | 0 | W |
| 0 | 1 | X |
| 1 | 0 | У |
| 1 | 1 | Z |

| A<br>B | 0 | 1 |
|--------|---|---|
| 0      | W | у |
| 1      | Х | Z |

A Karnaugh map can also be used for a truth table with three or four variables. It's important that the values in the columns are written using Gray code. That is, only ever differ by one bit between adjacent columns and rows, including wraparound (eg. from the last column to the first), as highlighted in the top line of the map below.

| AB<br>CD | 00 | 01 | 11 | 10 |
|----------|----|----|----|----|
| 00       | 0  | 0  | 1  | 1  |
| 01       | 0  | 1  | 0  | 0  |
| 11       | 1  | 0  | 1  | 0  |
| 10       | 0  | 1  | 1  | 1  |



To simplify a Boolean expression, first write your truth table as a Karnaugh map. Then highlight all of the 1s in the map with a rectangle. The larger the rectangle you can highlight at once the better. Bear in mind that only groups of 1s with edges equal to a power of 2 (1, 2 or 4 in a row) can be highlighted, and wraparound is included.

Take for example the Boolean expression:

$$Y = (\neg A \land \neg B \land \neg C) \lor (\neg A \land \neg B \land C)$$

The truth table for this expression can then be converted to a Karnaugh map as shown below.

| Α | В | С | Υ |
|---|---|---|---|
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |

| AB<br>C | 00 | 01        | 11 | 10 |
|---------|----|-----------|----|----|
| 0       | 1  | 0         | 0  | 0  |
| 1       | 1  | 0         | 0  | 0  |
| AR      | 99 | <b>A1</b> | 11 | 10 |

| C AB | 00 | 01 | 11 | 10 |
|------|----|----|----|----|
| 0    | 1  | 0  | 0  | 0  |
| 1    | 1  | 0  | 0  | 0  |

Once a Karnaugh map has been made, any 1s can be highlighted using as few rectangles as possible, in this case - two rectangles must be used. Overlapping is good.

Using the highlighting, our expression can now be simplified. From the rectangle, we can see that C doesn't affect the output when A and B are false.

From this, we can reduce the original expression to simply:  $Y = \neg A \land \neg B$ 



## Simplifying Boolean Algebra

Just like algebra in mathematics, there are a variety of rules which can be used to simplify Boolean algebra.

#### De Morgan's Laws

De Morgan's laws involve breaking a negation and changing the operator between two inputs.

$$\neg (A \land B) \equiv \neg A \lor \neg B$$
$$\neg (A \lor B) \equiv \neg A \land \neg B$$

They are used when a negation applies to the whole of an operator between two inputs, and result in two negated inputs acted upon by a different operator.

Conjunction is replaced by disjunction and vice versa.

#### **Distribution**

Another two useful laws, distribution applies to conjunction over disjunction as well as disjunction of conjunction. You can think of these as being similar to expanding brackets.

Conjunction over disjunction:

$$A \wedge (B \vee C) \equiv (A \wedge B) \vee (A \wedge C)$$

Disjunction of conjunction:

$$A \lor (B \land C) \equiv (A \lor B) \land (A \lor C)$$

It's also important to note that distribution can be carried out over the same operator:

$$A \wedge (B \wedge C) \equiv (A \wedge B) \wedge (A \wedge C)$$
  
 $A \vee (B \vee C) \equiv (A \vee B) \vee (A \vee C)$ 

#### <u>Association</u>

Associative laws involve the addition or removal of brackets and reordering of inputs in a Boolean expression.

$$(A \land B) \land C \equiv A \land (B \land C) \equiv A \land B \land C$$
  
 $(A \lor B) \lor C \equiv A \lor (B \lor C) \equiv A \lor B \lor C$ 





#### Commutation

Laws of commutation show that the order of inputs around an operator does not matter, in the same way that 3 + 2 = 5 = 2 + 3.

$$A \lor B \equiv B \lor A$$
  
 $A \land B \equiv B \land A$ 

#### **Double Negation**

If you negate an input twice, you can remove both negations and retain the same truth value. NOT NOT A is the same as A.

$$\neg \neg A \equiv A$$

## **Logic Circuits**

There are three circuits that you need to be familiar with. D-Type Flip Flops, Half Adders and Full Adders.

#### **D-Type Flip Flops**

A flop flop is a type of logic circuit which can store the value of one bit. A flip flop has two inputs, a control signal and a clock input. A clock is a regular pulse generated by the CPU which is used to coordinate the computers' components.



A clock pulse rises and falls as shown in the diagram, with edges labelled rising or falling. The output of a D-type flip flop can only change at a rising edge, the start of a clock tick.







This is the logic circuit for a D-type flip flop. It uses four NAND gates and updates the value of Q (the stored bit) to the value of D (the control / data signal) whenever the clock (CLK) ticks, on a rising edge. Remember, a flip-flop is a basic unit of memory.

#### **Adders**

An adder is a logic circuit which adds together the number of inputs which are true, and outputs that number in binary. There are two adder circuits you need to know: half and full.

#### Half Adder

A half adder has two inputs, A and B, and two outputs, Sum and Carry. The circuit is formed from just two logic gates: AND and XOR.



The corresponding truth table is below. When both A and B are false, both outputs are false. When one of A or B is true, Sum (S) is true and when both inputs are true, Carry (C) is true.

| Α | В | С | S |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 0 |



#### Full Adder

A full adder is similar to a half adder, but has an additional input, allowing for carry in to be represented. The full adder logic circuit is formed from two XOR gates, two AND gates and an OR gate as shown in the diagram.



The truth table for a full adder is shown below. There are eight rows as opposed to the four rows of the half adder due to the additional third input,  $C_{in}$ .

| Α | В | C <sub>in</sub> | C <sub>out</sub> | Sum |
|---|---|-----------------|------------------|-----|
| 0 | 0 | 0               | 0                | 0   |
| 0 | 0 | 1               | 0                | 1   |
| 0 | 1 | 0               | 0                | 1   |
| 0 | 1 | 1               | 1                | 0   |
| 1 | 0 | 0               | 0                | 1   |
| 1 | 0 | 1               | 1                | 0   |
| 1 | 1 | 0               | 1                | 0   |
| 1 | 1 | 1               | 1                | 1   |

Because the full adder has a carry input, the circuits can be chained together to form an adder with as many inputs as is required.